Energy Minimization of System Pipelines Using Multiple Voltages
dc.contributor.author | Qu, Gang | |
dc.contributor.author | Kirovski, Darko | |
dc.contributor.author | Potkonjak, Miodrag | |
dc.contributor.author | Srivastava, Mani B. | |
dc.date.accessioned | 2009-04-10T18:03:25Z | |
dc.date.available | 2009-04-10T18:03:25Z | |
dc.date.issued | 1999-05 | |
dc.description.abstract | Modem computer and communication system design has to consider the timing constraints imposed by communication and system pipelines, and minimize the energy consumption. We adopt the recent proposed model for communication pipeline latency[23] and address the problem of how to minimize the power consumption in system-level pipelines under the latency constraints by selecting supply voltage for each pipeline stage using the variable voltage core-based system design methodology[l 11. We define the problem, solve it optimally under realistic assumptions and develop algorithms for power minimization of system pipeline designs based on our theoretical results. We apply this new approach on the 4- stage Myrinet GAM pipeline, with the appropriate voltage profiles, we achieve 93.4%, 91.3% and 26.9% power reduction on three pipeline stages over the traditional design. | en |
dc.format.extent | 525236 bytes | |
dc.format.mimetype | application/pdf | |
dc.identifier.citation | G. Qu , D. Kirovski, M. Potkonjak, and M.B. Srivastava. "Energy Minimization of System Pipelines Using Multiple Voltages," (Invited paper) IEEE Interna tional Symposium on Circuits and Systems, VLSI, Vol. 1, pp. 362-365, May 1999. | en |
dc.identifier.uri | http://hdl.handle.net/1903/9039 | |
dc.language.iso | en_US | en |
dc.publisher | IEEE | en |
dc.relation.isAvailableAt | A. James Clark School of Engineering | en_us |
dc.relation.isAvailableAt | Electrical & Computer Engineering | en_us |
dc.relation.isAvailableAt | Digital Repository at the University of Maryland | en_us |
dc.relation.isAvailableAt | University of Maryland (College Park, MD) | en_us |
dc.rights.license | Copyright © 1999 IEEE. Reprinted from IEEE International Symposium on Circuits and Systems. This material is posted here with permission of the IEEE. Such permission of the IEEE does not in any way imply IEEE endorsement of any of the University of Maryland's products or services. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the IEEE by writing to pubs-permissions@ieee.org. By choosing to view this document, you agree to all provisions of the copyright laws protecting it. | |
dc.subject | system design | en |
dc.subject | pipelines | en |
dc.subject | latency | en |
dc.title | Energy Minimization of System Pipelines Using Multiple Voltages | en |
dc.type | Article | en |
Files
Original bundle
1 - 1 of 1