A New Approach to Realize Partially Symmetric Functions.
dc.contributor.author | JaJa, Joseph F. | en_US |
dc.contributor.author | Wu, S.M. | en_US |
dc.contributor.department | ISR | en_US |
dc.date.accessioned | 2007-05-23T09:35:40Z | |
dc.date.available | 2007-05-23T09:35:40Z | |
dc.date.issued | 1986 | en_US |
dc.description.abstract | In this paper, we consider the class of partially symmetric functions and outline a method to realize them. Each such function can be expressed as a sum of totally symmetric functions such that a circuit can be designed whose complexity depends on the size of such symmetric cover. We compare the sizes of symmetric and sum-of-product covers and show that the symmetric cover will be substantially smaller for this class of functions. We also establish bounds on the area required to realize these circuits in a reasonable layout model of VLSI. Our results show that these layouts will be considerably smaller than the corresponding PLA's for the partially symmetric functions. | en_US |
dc.format.extent | 670338 bytes | |
dc.format.mimetype | application/pdf | |
dc.identifier.uri | http://hdl.handle.net/1903/4479 | |
dc.language.iso | en_US | en_US |
dc.relation.ispartofseries | ISR; TR 1986-54 | en_US |
dc.title | A New Approach to Realize Partially Symmetric Functions. | en_US |
dc.type | Technical Report | en_US |
Files
Original bundle
1 - 1 of 1