VLSI Architectures for Real-Time Signal Processing
dc.contributor.advisor | JaJa, Joseph F. | en_US |
dc.contributor.author | Chakrabarti, Chaitali | en_US |
dc.contributor.department | ISR | en_US |
dc.date.accessioned | 2007-05-23T09:46:45Z | |
dc.date.available | 2007-05-23T09:46:45Z | |
dc.date.issued | 1990 | en_US |
dc.description.abstract | Many real-time signal processing tasks require the ability to process very large amounts of data at very high throughput rates. In this report we present efficient special-purpose VLSI architectures for computing several real-time signal processing tasks including one dimensional Discrete Hartley (DHT) and Discrete Cosine transforms (DCT), multi-dimensional transforms, template matching and block matching.<P>We first develop completely pipelined bit-serial systolic array architectures for computing one-dimensional DHT and DCT, when the number of sample points N is factorizable into mutually prime factors N1 and N2. We then develop a family of {em optimal} (as defined by VLSI complexity theory) architectures with area-time trade-offs for computing any (NxNx...xN) d-dimensional linear separable transforms. Finally we present semi-systolic linear array architectures for computing template matching and block matching, that are capable of handling the computations as well as the I/O bandwidth requirements efficiently.<P> | en_US |
dc.format.extent | 4655486 bytes | |
dc.format.mimetype | application/pdf | |
dc.identifier.uri | http://hdl.handle.net/1903/5032 | |
dc.language.iso | en_US | en_US |
dc.relation.ispartofseries | ISR; PhD 1990-6 | en_US |
dc.subject | parallel architectures | en_US |
dc.subject | VLSI architectures | en_US |
dc.subject | Systems Integration | en_US |
dc.title | VLSI Architectures for Real-Time Signal Processing | en_US |
dc.type | Dissertation | en_US |
Files
Original bundle
1 - 1 of 1