A New Physics-of-Failure Based VLSI Circuits Reliability Simulation and Prediction Methodology

dc.contributor.advisorBernstein, Joseph Ben_US
dc.contributor.authorQIN, JINen_US
dc.contributor.departmentReliability Engineeringen_US
dc.contributor.publisherDigital Repository at the University of Marylanden_US
dc.contributor.publisherUniversity of Maryland (College Park, Md.)en_US
dc.date.accessioned2007-09-28T15:03:42Z
dc.date.available2007-09-28T15:03:42Z
dc.date.issued2007-08-27en_US
dc.description.abstractIt has long been a challenge for reliability engineers to provide accurate VLSI circuits reliability simulation and prediction. The decreasing feature sizes, coupled with non-ideal voltage scaling, raises new reliability concerns such as negative bias temperature instability (NBTI) and adversely affects those long-existed failure mechanisms: electromigration (EM), hot carrier degradation (HCD) and time dependent dielectric breakdown (TDDB). The multiple failure mechanisms effect, together with the increasing circuit complexity make the prediction more difficult to tackle with. A new physics-of-failure based VLSI circuit reliability prediction methodology is proposed to handle the simulation and prediction challenges. The new methodology takes an unique top-down, bottom-up approach to reduce the modeling and simulation complexity. Detailed application breakdown reveals the cell's operation profile. Cell-level reliability characterization provides accurate operation-based dynamic stress modeling by utilizing the physics-of-failure models. For each failure mechanism, the best-fit lifetime distribution is selected to provide reliability prediction. The application-specific circuit reliability is further predicted by considering the system structure. A 90nm 64Kb SRAM module is designed and used as an example to demonstrate the prediction methodology. With the given application profile, simulation results showed that TDDB is the most serious reliability concern for the SRAM bit cell, NBTI is in the second place, and HCD has a negligible degradation effect. The memory core's reliability prediction shows the core has a low constant failure rate (2.90E-4 FIT) before 5.8E+4 hours, and an increasing failure rate after that because NBTI wearout starts to kick in.en_US
dc.format.extent2817491 bytes
dc.format.mimetypeapplication/pdf
dc.identifier.urihttp://hdl.handle.net/1903/7410
dc.language.isoen_US
dc.subject.pqcontrolledEngineering, Electronics and Electricalen_US
dc.subject.pquncontrolledVLSIen_US
dc.subject.pquncontrolledChipen_US
dc.subject.pquncontrolledReliabilityen_US
dc.subject.pquncontrolledPredictionen_US
dc.subject.pquncontrolledMultiple Failure Mechanismsen_US
dc.titleA New Physics-of-Failure Based VLSI Circuits Reliability Simulation and Prediction Methodologyen_US
dc.typeDissertationen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
umi-umd-4832.pdf
Size:
2.69 MB
Format:
Adobe Portable Document Format