Parallel and Fully-Pinelined Instantaneous Optimal Weight Extraction for Adaptive Beamforming Using Systolic Arrays
dc.contributor.author | Tang, C.F.T. | en_US |
dc.contributor.author | Liu, K.J. Ray | en_US |
dc.contributor.author | Tretter, S.A. | en_US |
dc.contributor.department | ISR | en_US |
dc.date.accessioned | 2007-05-23T09:48:34Z | |
dc.date.available | 2007-05-23T09:48:34Z | |
dc.date.issued | 1991 | en_US |
dc.description.abstract | In this paper we present systolic algorithms and architectures for parallel and fully-pipelined instantaneous optimal weight extraction for multiple sidelobe canceller (MSC) and minimum variance distortionless response (MVDR) beamformer. The proposed systolic parallelogram array processors are parallel and fully pipelined, and they can extract the optimal weights instantaneously without the need for forward or backward substitution. We also show that the square-root-free Givens method can be easily incorporated to improve the throughput rate and speed up the system. As a result, these MSC and MVDR systolic array weight extraction systems are suitable for real- time VLSI implementation in practical radar/sonar systems. | en_US |
dc.format.extent | 1196817 bytes | |
dc.format.mimetype | application/pdf | |
dc.identifier.uri | http://hdl.handle.net/1903/5127 | |
dc.language.iso | en_US | en_US |
dc.relation.ispartofseries | ISR; TR 1991-79 | en_US |
dc.subject | signal processing | en_US |
dc.subject | parallel architectures | en_US |
dc.subject | VLSI architectures | en_US |
dc.subject | Systems Integration | en_US |
dc.title | Parallel and Fully-Pinelined Instantaneous Optimal Weight Extraction for Adaptive Beamforming Using Systolic Arrays | en_US |
dc.type | Technical Report | en_US |
Files
Original bundle
1 - 1 of 1