Data-Aided ML Parameter Estimators of PSK Burst Modems and Their Systolic VLSI Implementations
dc.contributor.advisor | Baras, John S. | en_US |
dc.contributor.author | Jiang, Yimin | en_US |
dc.contributor.author | Ting, W-C. | en_US |
dc.contributor.author | Verahrami, F.B. | en_US |
dc.contributor.author | Richmond, R.L. | en_US |
dc.contributor.author | Baras, John S. | en_US |
dc.contributor.department | ISR | en_US |
dc.contributor.department | CSHCN | en_US |
dc.date.accessioned | 2007-05-23T10:08:39Z | |
dc.date.available | 2007-05-23T10:08:39Z | |
dc.date.issued | 1999 | en_US |
dc.description.abstract | A high performance Universal Modem ASIC that supports several modulation types and burst mode frame formats is under development. Powerful and generic data-aided (DA) parameter estimators are necessary to accommodate many modes. <p>In this paper we present an approximated maximum likelihood (ML) carrier frequency offset estimator, ML joint carrier phase and timing offsets estimator and their systolic VLSI implementations for PSK burst modems. The performances are close to the Cramer-Rao lower bounds (CRLB) at low SNRs. <p>Compared with theoretical solutions, the estimators proposed here are much simpler and easier to implement by the current VLSI technology. The CRLB for DA estimations is discussed in some depth, some issues on training sequence design is also addressed in this work.<p><i>Globecomm99</i> | en_US |
dc.format.extent | 302691 bytes | |
dc.format.mimetype | application/pdf | |
dc.identifier.uri | http://hdl.handle.net/1903/6098 | |
dc.language.iso | en_US | en_US |
dc.relation.ispartofseries | ISR; TR 1999-82 | en_US |
dc.relation.ispartofseries | CSHCN; TR 1999-41 | en_US |
dc.subject | Universal Modem ASIC | en_US |
dc.subject | data-aided (DA) parameter estimators | en_US |
dc.subject | maximum likelihood (ML) | en_US |
dc.subject | Cramer-Rao lower bound (CRLB) | en_US |
dc.subject | Global Communication Systems | en_US |
dc.title | Data-Aided ML Parameter Estimators of PSK Burst Modems and Their Systolic VLSI Implementations | en_US |
dc.type | Technical Report | en_US |
Files
Original bundle
1 - 1 of 1