VLSI Implementation of Real-Time Parallel DCT/DST Lattice Structures for Video
dc.contributor.author | Chiu, Ching-Te | en_US |
dc.contributor.author | Kolagotla, Ravi K. | en_US |
dc.contributor.author | Liu, K.J. Ray | en_US |
dc.contributor.author | JaJa, Joseph F. | en_US |
dc.contributor.department | ISR | en_US |
dc.date.accessioned | 2007-05-23T09:50:25Z | |
dc.date.available | 2007-05-23T09:50:25Z | |
dc.date.issued | 1992 | en_US |
dc.description.abstract | The alternate use [1] of the discrete cosine transform (DCT) and the discrete sine transform (DST) can achieve a higher data compression rate and less block effect in image processing. A parallel lattice structure that can dually generate the 1-D DCT and DST is proposed. We also develop a fully-pipelined 2-D DCT lattice architecture that consists of two 1-D DCT/DST arrays without transposition. Both architectures are ideally suited for VLSI implementation because they are modular, regular, and have only local interconnections. the VLSI implementation of the lattice module using the distributed arithmetic approach is described. This realization of the lattice module using 2 um CMOS technology can achieve an 80Mb/s data rate. | en_US |
dc.format.extent | 1813988 bytes | |
dc.format.mimetype | application/pdf | |
dc.identifier.uri | http://hdl.handle.net/1903/5216 | |
dc.language.iso | en_US | en_US |
dc.relation.ispartofseries | ISR; TR 1992-34 | en_US |
dc.subject | signal processing | en_US |
dc.subject | parallel architectures | en_US |
dc.subject | VLSI architectures | en_US |
dc.subject | Systems Integration | en_US |
dc.title | VLSI Implementation of Real-Time Parallel DCT/DST Lattice Structures for Video | en_US |
dc.type | Technical Report | en_US |
Files
Original bundle
1 - 1 of 1