VLSI Architectures Based on the Small N Algorithms.
dc.contributor.author | JaJa, Joseph F. | en_US |
dc.contributor.author | Owens, R.M. | en_US |
dc.contributor.department | ISR | en_US |
dc.date.accessioned | 2007-05-23T09:33:58Z | |
dc.date.available | 2007-05-23T09:33:58Z | |
dc.date.issued | 1985 | en_US |
dc.description.abstract | Digital convolution and the discrete Fourier transform are basic operations whose computational requirements are of great importance in many applications. In this paper, we propose new types of VLSI architectures which are shown to be quite suitable to handle these operations. These architectures will result in fully pipelined bit-serial arrays which require no control units. Some preliminary implementations indicate a substantial speed-up gain over other existing designs. | en_US |
dc.format.extent | 607774 bytes | |
dc.format.mimetype | application/pdf | |
dc.identifier.uri | http://hdl.handle.net/1903/4384 | |
dc.language.iso | en_US | en_US |
dc.relation.ispartofseries | ISR; TR 1985-8 | en_US |
dc.title | VLSI Architectures Based on the Small N Algorithms. | en_US |
dc.type | Technical Report | en_US |
Files
Original bundle
1 - 1 of 1