VLSI Architectures Based on the Small N Algorithms.

dc.contributor.authorJaJa, Joseph F.en_US
dc.contributor.authorOwens, R.M.en_US
dc.contributor.departmentISRen_US
dc.date.accessioned2007-05-23T09:33:58Z
dc.date.available2007-05-23T09:33:58Z
dc.date.issued1985en_US
dc.description.abstractDigital convolution and the discrete Fourier transform are basic operations whose computational requirements are of great importance in many applications. In this paper, we propose new types of VLSI architectures which are shown to be quite suitable to handle these operations. These architectures will result in fully pipelined bit-serial arrays which require no control units. Some preliminary implementations indicate a substantial speed-up gain over other existing designs.en_US
dc.format.extent607774 bytes
dc.format.mimetypeapplication/pdf
dc.identifier.urihttp://hdl.handle.net/1903/4384
dc.language.isoen_USen_US
dc.relation.ispartofseriesISR; TR 1985-8en_US
dc.titleVLSI Architectures Based on the Small N Algorithms.en_US
dc.typeTechnical Reporten_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
TR_85-8.pdf
Size:
593.53 KB
Format:
Adobe Portable Document Format