The Impact of CD Control on Circuit Yield in Sub-Micron Lithography

Loading...
Thumbnail Image

Files

TR_92-102.pdf (534.66 KB)
No. of downloads: 754

Publication or External Link

Date

1992

Advisor

Citation

DRUM DOI

Abstract

As tolerance as a percent of feature size increases for sub- micron technologies with increased scaling, yield loses due to circuit performance fluctuations will increase. Therefore for sub-micron technologies a tradeoff has to be made between circuit performance yield and the purchase of more expensive processing equipment that can more tightly control critical dimensions. At the same time, the development time of a circuit that is to be manufactured on a process with higher parameter tolerances will increase, and this has to be traded off with the process development time needed to reduce tolerances. In this paper, the performance yield problem for sub-micron technologies is addressed, as it relates to tolerance in geometric feature sizes and alignment. Using a statistical model of process fluctuations, examples are presented showing that different tolerance requirements are needed for different circuits.

Notes

Rights